Altera JESD204B IP User Manual Page 36

  • Download
  • Add to my manuals
  • Print
  • Page
    / 158
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 35
Table 3-8: Preset Configurations for JESD204B IP Core Testbench
Configuration Preset Value
JESD204B Wrapper Base and PHY (MAC and PHY)
Data Path Duplex
PLL/CDR Reference Clock Frequency
data_rate/20 (if you turn on Enabled Hard PCS)
data_rate/40 (if you turn on Enabled Soft PCS)
Link Clock Data rate/40
AVS Clock 125 MHz
Figure 3-5: JESD204B IP Core Testbench Block Diagram
The external ATX PLL is present only in the JESD204B IP core testbench targeting an Arria 10 FPGA
device family.
Related Information
Generating and Simulating the IP Core Testbench on page 3-8
3-22
JESD204B IP Core Testbench
UG-01142
2015.05.04
Altera Corporation
Getting Started
Send Feedback
Page view 35
1 2 ... 31 32 33 34 35 36 37 38 39 40 41 ... 157 158

Comments to this Manuals

No comments