Altera Stratix V Avalon-MM Interface for PCIe Solutions User Manual Page 118

  • Download
  • Add to my manuals
  • Print
  • Page
    / 184
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 117
Physical Layer Errors
Table 8-2: Errors Detected by the Physical Layer
The following table describes errors detected by the Physical Layer. Physical Layer error reporting is optional in
the PCI Express Base Specification.
Error Type Description
Receive port error Correctable This error has the following 3 potential causes:
Physical coding sublayer error when a lane is in L0
state. These errors are reported to the Hard IP block
via the per lane PIPE interface input receive status
signals, rxstatus<lane_number>[2:0] using the
following encodings:
3'b100: 8B/10B Decode Error
3'b101: Elastic Buffer Overflow
3'b110: Elastic Buffer Underflow
3'b111: Disparity Error
Deskew error caused by overflow of the multilane
deskew FIFO.
Control symbol received in wrong lane.
Data Link Layer Errors
Table 8-3: Errors Detected by the Data Link Layer
Error Type Description
Bad TLP Correctable This error occurs when a LCRC verification fails or
when a sequence number error occurs.
Bad DLLP Correctable This error occurs when a CRC verification fails.
Replay timer Correctable This error occurs when the replay timer times out.
Replay num rollover Correctable This error occurs when the replay number rolls over.
Data Link Layer protocol Uncorrectable(fatal) This error occurs when a sequence number specified by
the Ack/Nak block in the Data Link Layer (AckNak_Seq_
Num) does not correspond to an unacknowledged TLP.
8-2
Physical Layer Errors
UG-01097_avmm
2014.12.15
Altera Corporation
Error Handling
Send Feedback
Page view 117
1 2 ... 113 114 115 116 117 118 119 120 121 122 123 ... 183 184

Comments to this Manuals

No comments