Altera Transceiver PHY IP Core User Manual Page 597

  • Download
  • Add to my manuals
  • Print
  • Page
    / 702
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 596
Assign To
Pin - TX & RX serial data
XCVR_REFCLK_PIN_TERMINATION
Pin Planner and Assignment Editor Name
Transceiver Dedicated Refclk Pin Termination
Description
Specifies the intended termination value for the specified refclk pin. The following 3 settings are available:
AC_COUPLING: Altera recommends this setting for all transceiver designs. Use it for AC coupled
signals. This setting implements on-chip termination and on-chip signal biasing.
DC_COUPLING_ INTERNAL_100_OHMS: Used this setting when the dedicated transceiver
reference clock pins are fed by a DC coupled signal whose V
cm
meets the device specification. This
assignment implements internal on-chip termination but not on-chip signal biasing.
DC_COUPLING_EXTERNAL_RESISTOR: Use this assignment when the dedicated transceiver
reference clock pins are fed by a DC coupled signal. This option does not implement internal on-chip
termination or signal biasing. You must implement termination and signal biasing outside of the
FPGA. This assignment is recommended for compliance with the PCI Express Card Electromechanical
Specification Rev. 2.0 and the HCSL IO Standard.
Options
AC_COUPLING
DC_COUPLING_INTERNAL_100_OHMS
DC_COUPLING_EXTERNAL_RESISTOR
Assign To
Pin - PLL refclk pin
XCVR_TX_SLEW_RATE_CTRL
Pin Planner and Assignment Editor Name
Transmitter Slew Rate Control
Description
Specifies the slew rate of the output signal. The valid values span from the slowest rate to fastest rate with
1 representing the slowest rate.
Options
1–5
Assign To
Pin - TX serial data
UG-01080
2015.01.19
XCVR_REFCLK_PIN_TERMINATION
19-3
Analog Parameters Set Using QSF Assignments
Altera Corporation
Send Feedback
Page view 596
1 2 ... 592 593 594 595 596 597 598 599 600 601 602 ... 701 702

Comments to this Manuals

No comments