Altera Transceiver PHY IP Core User Manual Page 520

  • Download
  • Add to my manuals
  • Print
  • Page
    / 702
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 519
Figure 16-1: Transceiver Reconfiguration Controller
to and from
Embedded
Controller
TX and RX
Serial Data
Avalon-MM master interface
Transceiver
Reconfiguration
Controller
S
M
Avalon-MM slave interface
S
reconfig_to_xcvr[ <n>:0]
reconfig_mif_address[31:0]
reconfig_mif_read
Reconfiguration
Management
Interface
reconfig_mif_readdata[15:0]
reconfig_mif_waitrequest
Streaming Data
reconfig_from_xcvr[ <n>:0]
Transceiver PHY
Registers to
reconfigure
User Application
Including MAC
Altera V-Series FPGA
.
.
.
.
.
.
S
M
Master
M
S
MIF
ROM
An embedded controller programs the Transceiver Reconfiguration Controller using its Avalon-MM
slave interface. The reconfig_to_xcvr and reconfig_from_xcvr buses include the Avalon-MM address,
read, write, readdata, writedata, and signals that connect to features related to calibration and signal
integrity.
UG-01080
2015.01.19
Transceiver Reconfiguration Controller System Overview
16-3
Transceiver Reconfiguration Controller IP Core Overview
Altera Corporation
Send Feedback
Page view 519
1 2 ... 515 516 517 518 519 520 521 522 523 524 525 ... 701 702

Comments to this Manuals

No comments