Altera Transceiver PHY IP Core User Manual Page 385

  • Download
  • Add to my manuals
  • Print
  • Page
    / 702
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 384
FPGA Fabric Interface Width Bus Bits Used
10 bits [9:0]
16 bits {[17:10], [7:0]}
20 bits [19:0]
40 bits [39:0]
64 bits {[77:70], [67:60], [57:50], [47:40], [37:30], [27:20],
[17:10], [7:0]}
80 bits [79:0]
Related Information
Transceiver Architecture in Arria V Devices
Standard PCS Parameters
This section describes the standard PCS parameters.
The following figure shows the complete datapath and clocking for the Standard PCS. You use parameters
available in the GUI to enable or disable the individual blocks in the Standard PCS.
Figure 13-2: The Standard PCS Datapath
Transmitter PCS
Transmitter PMA
Receiver PMA
Receiver PCS
FPGA Fabric
Byte Ordering
RX Phase
Compensation
FIFO
Byte Deserializer
8B/10B Decoder
Rate Match FIFO
Word Aligner
Deserializer
CDR
TX Phase
Compensation
FIFO
Byte Serializer
8B/10B Encoder
TX Bit Slip
Serializer
rx_serial_data tx_serial_data
tx_parallel data
rx_parallel data
/2
/2
tx_std_coreclkin
rx_std_coreclkin
Parallel Clock
Serial
Clock
Serial Clock
Parallel Clock
tx_std_clkout
rx_std_clkout
13-10
Standard PCS Parameters
UG-01080
2015.01.19
Altera Corporation
Arria V Transceiver Native PHY IP Core
Send Feedback
Page view 384
1 2 ... 380 381 382 383 384 385 386 387 388 389 390 ... 701 702

Comments to this Manuals

No comments