Altera Phase-Locked Loop Reconfiguration IP Core User Manual Page 35

  • Download
  • Add to my manuals
  • Print
  • Page
    / 51
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 34
Design Example Page 35
Phase-Locked Loop Reconfiguration (ALTPLL_RECONFIG) MegafunctionFebruary 2012 Altera Corporation
Figure 29. PLL Reconfiguration from ROM 3 (30,480 to 30,750 ns)
(1)
Note to Figure 29:
(1) From
c0
= 300 MHz to
c0
= 400 MHz.
Figure 30. PLL Reconfiguration from ROM 4 (40,800 to 41,090 ns)
(1)
Note to Figure 30:
(1) From
c0
= 400 MHz to
c0
= 500 MHz.
Page view 34
1 2 ... 30 31 32 33 34 35 36 37 38 39 40 ... 50 51

Comments to this Manuals

No comments