Altera Triple Speed Ethernet MegaCore Function User Manual Page 80

  • Download
  • Add to my manuals
  • Print
  • Page
    / 223
  • Table of contents
  • BOOKMARKS
  • Rated. / 5. Based on customer reviews
Page view 79
Avalon-MM Master Translatorprovides access to the registers of the following components through
the Avalon-MM interface:
Triple-Speed Ethernet MAC
Transceiver Reconfiguration Controller
ToD Clock
Base Addresses
Table below lists the design example components that you can reconfigure to suit your verification objectives.
To reconfigure the components, write to their registers using the base addresses listed in the table and the
register offsets described in the components' user guides.
Table 5-1: Base Addresses of Triple-Speed Ethernet MAC with IEEE 1588v2 Design Example Components
Base AddressComponent
0x0000Triple-Speed Ethernet
0x1000Time of Day Clock
0x2000Transceiver Reconfiguration Controller
Triple-Speed Ethernet MAC with IEEE 1588v2 Design Example Files
Figure 5-2: Triple-Speed Ethernet MAC with IEEE 1588v2 Design Example Folders
<ip_library>/ethernet/altera_eth_tse_design_example
tse_ieee1588
testbench
Table 5-2: Triple-Speed Ethernet MAC with IEEE 1588v2 Design Example Files
These files are located in the ..\tse_ieee1588 directory.
DescriptionFile Name
The top-level entity file of the design example for verification in hardware.tse_1588_top.v
The Quartus II SDC constraint file for use with the TimeQuest timing
analyzer.
tse_1588_top.sdc
A Qsys file for the Triple-Speed Ethernet design example with IEEE
1588v2 option enabled.
tse_1588.qsys
Tcl script to run testbench simulation.tb_run_simulation.tcl
Altera Corporation
Triple-Speed Ethernet with IEEE 1588v2 Design Example
Send Feedback
5-3
Base Addresses
UG-01008
2014.06.30
Page view 79
1 2 ... 75 76 77 78 79 80 81 82 83 84 85 ... 222 223

Comments to this Manuals

No comments